## FEATURES

AD5253: quad 64-position resolution
AD5254: quad 256-position resolution
$1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
Nonvolatile memory ${ }^{1}$ stores wiper settings w/write protection
Power-on refreshed to EEMEM settings in $300 \mu$ typ
EEMEM rewrite time $=\mathbf{5 4 0} \boldsymbol{\mu}$ styp
Resistance tolerance stored in nonvolatile memory
12 extra bytes in EEMEM for user-defined information
$1^{2} \mathrm{C}$-compatible serial interface
Direct read/write access of RDAC ${ }^{2}$ and EEMEM registers
Predefined linear increment/decrement commands
Predefined $\pm 6 \mathrm{~dB}$ step change commands
Synchronous or asynchronous quad-channel update
Wiper setting readback
4 MHz bandwidth-1 k $\Omega$ version
Single supply 2.7 V to 5.5 V
Dual supply $\pm 2.25 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$
2 slave address-decoding bits allow operation of 4 devices
100-year typical data retention, $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$
Operating temperature: $-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}$

## APPLICATIONS

Mechanical potentiometer replacement
Low resolution DAC replacement
RGB LED backlight control

## White LED brightness adjustment

RF base station power amp bias control
Programmable gain and offset control

## Programmable attenuators

Programmable voltage-to-current conversion
Programmable power supply
Programmable filters
Sensor calibrations

## GENERAL DESCRIPTION

The AD5253/AD5254 are quad-channel, $\mathrm{I}^{2} \mathrm{C}$, nonvolatile memory, digitally controlled potentiometers with 64/256 positions, respectively. These devices perform the same electronic adjustment functions as mechanical potentiometers, trimmers, and variable resistors.

The parts' versatile programmability allows multiple modes of operation, including read/write access in the RDAC and EEMEM registers, increment/decrement of resistance, resistance changes in $\pm 6 \mathrm{~dB}$ scales, wiper setting readback, and extra EEMEM for storing user-defined information, such as memory data for other components, look-up table, or system identification information.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
© 2005 Analog Devices, Inc. All rights reserved.

## AD5253/AD5254

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Revision History ..... 2
Electrical Characteristics .....  3
$1 \mathrm{k} \Omega$ Version ..... 3
$10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Versions ..... 5
Interface Timing Characteristics .....  7
Absolute Maximum Ratings .....  8
ESD Caution .....  8
Pin Configuration and Function Descriptions .....  9
Typical Performance Characteristics ..... 10
$\mathrm{I}^{2} \mathrm{C}$ Interface. ..... 14
$I^{2} \mathrm{C}$ Interface General Description. ..... 14
$I^{2} \mathrm{C}$ Interface Detail Description. ..... 15
REVISION HISTORY
9/05-Rev. 0 to Rev. A
Change to Figure 6 ..... 10
Change to EEMEM Write Protection Section ..... 18
Changes to Figure 37 ..... 22
Deleted Table 13 and Table 14 ..... 24
Change to Figure 43 ..... 25
Changes to Ordering Guide ..... 29
5/03-Revision 0: Initial Version

## ELECTRICAL CHARACTERISTICS

1 k VERSION
$\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V} \pm 10 \%$ or $+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS-RHEOSTAT MODE |  |  |  |  |  |  |
| Resolution | N | $\begin{aligned} & \text { AD5253 } \\ & \text { AD5254 } \end{aligned}$ |  |  | 6 | Bits <br> Bits |
| Resistor Differential Nonlinearity ${ }^{2}$ | R-DNL | $\mathrm{RwB}_{\text {b }}, \mathrm{RwA}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{AD} 5253$ | -0.5 | $\pm 0.2$ | +0.5 | LSB |
|  |  | $\mathrm{Rw}_{\mathrm{w},}, \mathrm{R}_{\mathrm{wA}}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, AD5254 | -1.00 | $\pm 0.25$ | +1.00 | LSB |
|  |  | $R_{w B}, R_{w A}=N C, V_{D D}=2.7 \mathrm{~V}$, AD5253 | -0.75 | $\pm 0.30$ | +0.75 | LSB |
|  |  | $\mathrm{R}_{\mathrm{w}}, \mathrm{R}_{w A}=\mathrm{NC}, \mathrm{V}_{\text {DD }}=2.7 \mathrm{~V}, \mathrm{AD} 5254$ | -1.5 | $\pm 0.3$ | +1.5 | LSB |
| Resistor Nonlinearity ${ }^{2}$ | R-INL | $\mathrm{R}_{\mathrm{wb}}, \mathrm{R}_{\mathrm{wA}}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{AD} 5253$ | -0.5 | $\pm 0.2$ | +0.5 | LSB |
|  |  | $\mathrm{Rw}_{\mathrm{w},}, \mathrm{R}_{\mathrm{wA}}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, AD5254 | -2.0 | $\pm 0.5$ | +2.0 | LSB |
|  |  | $\mathrm{R}_{\mathrm{w},}, \mathrm{R}_{\mathrm{wA}}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{AD} 5253$ | -1.0 | +2.5 | +4.0 | LSB |
|  |  | $\mathrm{R}_{\mathrm{wb}}, \mathrm{R}_{\mathrm{w} A}=\mathrm{NC}, \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, AD5254 | -2 | +9 | +14 | LSB |
| Nominal Resistor Tolerance <br> Resistance Temperature Coefficient Wiper Resistance | $\Delta \mathrm{R}_{A B} / \mathrm{R}_{A B}$ $\left(\Delta R_{A B} / R_{A B}\right) \times 10^{6} / \Delta T$ <br> Rw | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -30 |  | +30 | \% |
|  |  |  |  | 650 |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 75 | 130 | $\Omega$ |
|  |  | $\mathrm{I}_{\mathrm{w}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 200 | 300 | $\Omega$ |
| Channel-Resistance Matching | $\Delta \mathrm{R}_{\text {AB1 }} / \Delta \mathrm{R}_{\text {AB2 }}$ |  |  | 0.15 |  | \% |
| DC CHARACTERISTICSPOTENTIOMETER DIVIDER MODE |  |  |  |  |  |  |
| Differential Nonlinearity ${ }^{3}$ | DNL | AD5253 | -0.5 | $\pm 0.1$ | +0.5 | LSB |
|  |  | AD5254 | -1.00 | $\pm 0.25$ | +1.00 | LSB |
| Integral Nonlinearity ${ }^{3}$ | INL | AD5253 | -0.5 | $\pm 0.2$ | +0.5 | LSB |
|  |  | AD5254 | -2.0 | $\pm 0.5$ | +2.0 | LSB |
| Voltage Divider Tempco | $\left(\Delta V_{W} / V_{\mathrm{w}}\right) \times 10^{6} / \Delta \mathrm{T}$ | Code $=$ half scale |  | 25 |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| Full-Scale Error | $V_{\text {WFSE }}$ | Code $=$ full scale, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{AD} 5253$ | -5 | -3 | 0 | LSB |
|  |  | Code $=$ full scale, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{AD} 5254$ | -16 | -11 | 0 | LSB |
|  |  | Code $=$ full scale, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{AD} 5253$ | -6 | -4 | 0 | LSB |
|  |  | Code $=$ full scale, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{AD} 5254$ | -23 | -16 | 0 | LSB |
| Zero-Scale Error | V WZSE | Code $=$ zero scale, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, AD5253 | 0 | 3 | 5 | LSB |
|  |  | Code $=$ zero scale, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, AD5254 | 0 | 11 | 16 | LSB |
|  |  | Code $=$ zero scale, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, AD5253 | 0 | 4 | 6 | LSB |
|  |  | Code $=$ zero scale, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, AD5254 | 0 | 15 | 20 | LSB |
| RESISTOR TERMINALS |  |  |  |  |  |  |
| Voltage Range ${ }^{4}$ | $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ |  | $\mathrm{V}_{\text {ss }}$ |  | $V_{D D}$ | V |
| Capacitance ${ }^{5}$ A, B | $C_{\text {A }}, C_{B}$ | $\mathrm{f}=1 \mathrm{kHz} \text {, measured to GND, }$ |  | 85 |  | pF |
|  |  | code $=$ half scale |  |  |  |  |
| Capacitance ${ }^{5}$ W | Cw | $\mathrm{f}=1 \mathrm{kHz}$, measured to GND, code $=$ half scale |  | 95 |  | pF |
| Common-Mode Leakage Current | Icm | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{DD}} / 2$ |  | 0.01 | 1.00 | $\mu \mathrm{A}$ |
| DIGITAL INPUTS AND OUTPUTS |  |  |  |  |  |  |
| Input Logic High | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}=+2.7 \mathrm{~V} / 0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V}$ | 2.1 |  |  | V |
| Input Logic Low | VIL | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 0.8 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}=+2.7 \mathrm{~V} / 0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}= \pm 2.5 \mathrm{~V}$ |  |  | 0.6 | V |
| Output Logic High (SDA) | $\mathrm{V}_{\text {OH }}$ | $\mathrm{R}_{\text {PULL-UP }}=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ | 4.9 |  |  | V |
| Output Logic Low (SDA) | Vol | $\mathrm{R}_{\text {PULL-UP }}=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 0.4 | V |
| $\overline{\mathrm{WP}}$ Leakage Current | Iwp | $\overline{\mathrm{WP}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |

## AD5253/AD5254

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A0 Leakage Current | $\mathrm{I}_{\mathrm{Ao}}$ | A0 $=$ GND |  |  | 3 | $\mu \mathrm{A}$ |
| Input Leakage Current (Other than WP and AO) | $I_{1}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance ${ }^{5}$ | $C_{1}$ |  |  | 5 |  | pF |
| POWER SUPPLIES |  |  |  |  |  |  |
| Single-Supply Power Range | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ | 2.7 |  | 5.5 | V |
| Dual-Supply Power Range | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | ID | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 5 | 15 | $\mu \mathrm{A}$ |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \end{aligned}$ |  | -5 | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | IDD_STORE | $\mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 35 |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | IDD_RESTORE | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 2.5 |  | mA |
| Power Dissipation ${ }^{7}$ | Poiss | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\Delta V_{D D}=5 \mathrm{~V} \pm 10 \%$ | -0.025 | +0.010 | +0.025 | \%/\% |
|  |  | $\Delta V_{D D}=3 \mathrm{~V} \pm 10 \%$ |  | +0.02 | +0.04 | \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{5,8}$ |  |  |  |  |  |  |
| Bandwidth -3 dB | BW | $\mathrm{R}_{\text {AB }}=1 \mathrm{k} \Omega$ |  | 4 |  | MHz |
| Total Harmonic Distortion | THD | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  | 0.05 |  |  |
| $\mathrm{V}_{\mathrm{w}}$ Settling Time | ts | $V_{A}=V_{D D}, V_{B}=0 V$ |  | 0.2 |  |  |
| Resistor Noise Voltage | $\mathrm{e}_{\text {__wb }}$ | $\mathrm{R}_{\text {wв }}=500 \Omega, \mathrm{f}=1 \mathrm{kHz}$ <br> (thermal noise only) |  | 3 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $C_{T}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, measure $\mathrm{V}_{\mathrm{W}}$ with adjacent RDAC making full-scale change |  | -80 |  | dB |
| Analog Coupling | $\mathrm{C}_{\text {At }}$ | Signal input at A0 and measure the output at $\mathrm{W} 1, \mathrm{f}=1 \mathrm{kHz}$ |  | -72 |  | dB |

${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}$ and $V_{D D}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum and minimum resistance wiper positions. R-DNL is the relative step change from an ideal value measured between successive tap positions. Parts are guaranteed monotonic, except R-DNL of $A D 52541 \mathrm{k} \Omega$ version at $V_{D D}=2.7 \mathrm{~V}$, $I_{w}=V_{D D} / R$ for both $V_{D D}=3 \mathrm{~V}$ and $V_{D D}=5 \mathrm{~V}$.
${ }^{3} I N L$ and $D N L$ are measured at $V_{W}$ with the RDAC configured as a potentiometer divider similar to a voltage output digital-to-analog converter. $V_{A}=V_{D D}$ and $V_{B}=0$ V. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{4}$ Resistor Terminal A, Terminal B, and Terminal W have no limitations on polarity with respect to each other.
${ }^{5}$ Guaranteed by design and not subject to production test.
${ }^{6}$ Command 0 NOP should be activated after Command 1 to minimize ldd_RESTORE current consumption.
${ }^{7} \mathrm{P}_{\text {DISS }}$ is calculated from $\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{D D}=5 \mathrm{~V}$.
${ }^{8}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.

## $\mathbf{1 0} \mathbf{k} \Omega, \mathbf{5 0} \mathbf{k} \Omega, 100 \mathbf{k} \Omega$ VERSIONS

$\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V} \pm 10 \%$ or $+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


## AD5253/AD5254

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \end{aligned}$ |  | -5 | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | IDd_Store | $\mathrm{V}_{\text {IH }}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {IL }}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 35 |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | Ido_RESTORE | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 2.5 |  | mA |
| Power Dissipation ${ }^{7}$ | PDISS | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\Delta V_{D D}=5 \mathrm{~V} \pm 10 \%$ | -0.005 | +0.002 | +0.005 | \%/\% |
|  |  | $\Delta V_{D D}=3 \mathrm{~V} \pm 10 \%$ | -0.010 | +0.002 | +0.010 | \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{5,8}$ |  |  |  |  |  |  |
| -3 dB Bandwidth | BW | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  | 400/80/40 |  | kHz |
| Total Harmonic Distortion | THDw | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  | 0.05 |  | \% |
| $\mathrm{V}_{\mathrm{w}}$ Settling Time | ts | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD},} \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega \end{aligned}$ |  | 1.5/7/14 |  | $\mu \mathrm{s}$ |
| Resistor Noise Voltage | en_wb | $R_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$, code $=$ midscale, $\mathrm{f}=1 \mathrm{kHz}$ (thermal noise only) |  | 9/20/29 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $C_{T}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, measure $\mathrm{V}_{\mathrm{w}}$ with adjacent RDAC making full-scale change |  | -80 |  | dB |
| Analog Coupling | $\mathrm{Cat}_{\text {at }}$ | Signal input at A0 and measure output at $\mathrm{W} 1, \mathrm{f}=1 \mathrm{kHz}$ |  | -72 |  | dB |

${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum and minimum resistance wiper positions. R-DNL is the relative step change from an ideal value measured between successive tap positions. Parts are guaranteed monotonic, except R-DNL of $A D 52541 \mathrm{k} \Omega$ version at V DD $=2.7 \mathrm{~V}$, $I_{W}=V_{D D} / R$ for both $V_{D D}=3 \mathrm{~V}$ and $V_{D D}=5 \mathrm{~V}$.
${ }^{3}$ INL and DNL are measured at $V_{W}$ with the RDAC configured as a potentiometer divider, similar to a voltage output DAC. $V_{A}=V_{D D}$ and $V_{B}=0$ V. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{4}$ Resistor Terminal A, Terminal B, and Terminal W have no limitations on polarity with respect to each other.
${ }^{5}$ Guaranteed by design and not subject to production test.
${ }^{6}$ Command 0 NOP should be activated after Command 1 to minimize $I_{\text {DD_RESTORE }}$ current consumption.
${ }^{7} \mathrm{P}_{\mathrm{DISS}}$ is calculated from $\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{8}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

## INTERFACE TIMING CHARACTERISTICS

All input control voltages are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V . Switching characteristics are measured using both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and 5 V .
Table 3.

${ }^{1}$ See Figure 23 for location of measured values.
${ }^{2}$ Typical values represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$.
${ }^{3}$ During power-up, all outputs are preset to midscale before restoring the EEMEM contents. RDAC0 has the shortest EEMEM restore time, whereas RDAC3 has the longest.
${ }^{4}$ Delay time after power-on or reset before new EEMEM data to be written.
${ }^{5}$ Endurance is qualified to 100,000 cycles per JEDEC Std. 22 Method A117 and measured at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+85^{\circ} \mathrm{C}$; typical endurance at $+25^{\circ} \mathrm{C}$ is 700,000 cycles.
${ }^{6}$ Retention lifetime equivalent at junction temperature $\mathrm{T}_{J}=55^{\circ} \mathrm{C}$ per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6 eV derates with junction temperature.
${ }^{7}$ When the part is not in operation, the SDA and SCL pins should be pulled high. When these pins are pulled low, the $I^{2} C$ interface at these pins conducts a current of about 0.8 mA at $\mathrm{V}_{D D}=5.5 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$.

## AD5253/AD5254

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{TA}=25^{\circ} \mathrm{C}$, unless otherwise noted

Table 4.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V, +7 V |
| Vss to GND | $+0.3 \mathrm{~V},-7 \mathrm{~V}$ |
| $V_{\text {dD }}$ to $V_{\text {SS }}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{w}}$ to GND | $\mathrm{V}_{S S}, \mathrm{~V}_{\mathrm{DD}}$ |
| Maximum Current |  |
| Iwb, Ina Pulsed | $\pm 20 \mathrm{~mA}$ |
| $I_{\text {wB }}$ Continuous ( $\mathrm{R}_{\text {wB }} \leq 1 \mathrm{k} \Omega$, A Open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {wa }}$ Continuous ( $\mathrm{Rwa}^{\text {}} \leq 1 \mathrm{k} \Omega$, B Open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| $I_{A B}$ Continuous $\left(\mathrm{R}_{\mathrm{AB}}=1 \mathrm{k} \Omega / 10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega\right)^{1}$ | $\begin{aligned} & \pm 5 \mathrm{~mA} / \pm 500 \mu \mathrm{~A} / \\ & \pm 100 \mu \mathrm{~A} / \pm 50 \mu \mathrm{~A} \end{aligned}$ |
| Digital Inputs and Output Voltage to GND | $0 \mathrm{~V}, 7 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (Tımax) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Vapor Phase (60 sec) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |
| TSSOP-20 Thermal Resistance ${ }^{2} \theta_{\mathrm{JA}}$ | $143^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Maximum terminal current is bound by the maximum applied voltage across any two of the $\mathrm{A}, \mathrm{B}$, and W terminals at a given resistance, the maximum current handling of the switches, and the maximum power dissipation of the package. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Package power dissipation $=\left(\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|  | AD5253/AD5254 |  |
| :---: | :---: | :---: |
| wo 1 |  | 20 V D |
| B0 2 |  | 19 W3 |
| A0 3 |  | 18 B3 |
| ADO 4 | TOP VIEW (Not to Scale) | 17 A 3 |
| $\overline{\text { WP }} 5$ |  | 16 AD1 |
| W1 6 |  | 15 DGND |
| B1 7 |  | 14 SCL |
| A1 8 |  | 13 W2 |
| SDA 9 |  | 12 B 2 |
| $v_{\text {ss }} 10$ |  | 11 A 2 |
| Figur | 2. Pin Confic | guration |

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | W0 | Wiper Terminal of RDAC0. $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\text {wo }} \leq \mathrm{V}_{\text {DD }}$. |
| 2 | B0 | $B$ Terminal of RDAC0. $\mathrm{V}_{S S} \leq \mathrm{V}_{\text {BO }} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 3 | A0 | A Terminal of RDACO. $\mathrm{V}_{S S} \leq \mathrm{V}_{\text {AO }} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 4 | AD0 | $1^{2} \mathrm{C}$ Device Address 0. AD0 and AD1 allow four AD5253/AD5254 devices to be addressed. |
| 5 | $\overline{W P}$ | Write Protect, Active Low. $\mathrm{V}_{\mathrm{WP}} \leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 6 | W1 | Wiper Terminal of RDAC1. $\mathrm{V}_{\mathrm{S}} \leq \mathrm{V}_{\mathrm{w} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 7 | B1 | $B$ Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{B} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 8 | A1 | A Terminal of RDAC1. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{A} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 9 | SDA | Serial Data Input/Output Pin. Shifts in one bit at a time upon positive clock edges. MSB loaded first. Open-drain MOSFET requires pull-up resistor. |
| 10 | $\mathrm{V}_{\text {ss }}$ | Negative Supply. Connect to 0 V for single supply or -2.7 V for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \leq+5.5 \mathrm{~V}$. If $\mathrm{V}_{\text {SS }}$ is used rather than grounded in dual supply, $\mathrm{V}_{s s}$ must be able to sink 35 mA for 26 ms when storing data to EEMEM. |
| 11 | A2 | A Terminal of RDAC2. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{A} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 12 | B2 | $B$ Terminal of RDAC2. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{B} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 13 | W2 | Wiper Terminal of RDAC2. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{W} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 14 | SCL | Serial Input Register Clock Pin. Shifts in one bit at a time upon positive clock edges. $\mathrm{V}_{\mathrm{sCL}} \leq\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$. Pull-up resistor is recommended for SCL to ensure minimum power. |
| 15 | DGND | Digital Ground. Connect to system analog ground at a single point. |
| 16 | AD1 | $1^{2} \mathrm{C}$ Device Address 1. AD0 and AD1 allow four AD5253/AD5254 devices to be addressed. |
| 17 | A3 | A Terminal of RDAC3. $\mathrm{V}_{S S} \leq \mathrm{V}_{\text {A3 }} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 18 | B3 | $B$ Terminal of RDAC3. $\mathrm{V}_{5 S} \leq \mathrm{V}_{\mathrm{B} 3} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 19 | W3 | Wiper Terminal of RDAC3. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{w}_{3}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 20 | $V_{\text {D }}$ | Positive Power Supply Pin. Connect +2.7 V to +5 V for single supply or $\pm 2.7 \mathrm{~V}$ for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S} \leq+5.5 \mathrm{~V}$. $V_{D D}$ must be able to source 35 mA for 26 ms when storing data to EEMEM. |

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 3. R-INL vs. Code


Figure 4. R-DNL vs. Code


Figure 5. INL vs. Code


Figure 6. DNL vs. Code


Figure 7. Supply Current vs. Temperature



Figure 9. Wiper Resistance vs. $V_{B I A S}$


Figure 10. Change of Rwв vs. Temperature


Figure 11. Rheostat Mode Tempco $\left(\Delta R_{w B} / R_{w B}\right) / \Delta T \times 10^{6}$ vs. Code


Figure 12. Potentiometer Mode Tempco $\left(\Delta V_{W B} / V_{w B}\right) / \Delta T \times 10^{6}$ vs. Code


Figure 13. Gain vs. Frequency vs. Code, $R_{A B}=1 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 14. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$

## AD5253/AD5254



Figure 15. Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 16. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 17. $\Delta R_{A B}$ vs. Code, $T_{A}=25^{\circ} \mathrm{C}$


Figure 18. Supply Current vs. Digital Input Clock Frequency


Figure 19. Clock Feedthrough and Midscale Transition Glitch


Figure 20. teEmen_RESTORE of RDACO and RDAC3


Figure 21. AD5253 Iwb_max vs. Code


Figure 22. AD5254 Iwb_max vs. Code

## AD5253/AD5254

## I 2 C INTERFACE



Figure 23. $1^{2}$ C Interface Timing Diagram

## $I^{2} C$ INTERFACE GENERAL DESCRIPTION

From Master to SlaveFrom Slave to Master
$\mathrm{S}=$ start condition
P = stop condition
A = acknowledge (SDA low)
$\overline{\mathrm{A}}=$ not acknowledge (SDA high)
$\mathrm{R} / \overline{\mathrm{W}}=$ read enable at high; write enable at low


Figure 24. $I^{2}$ C—Master Writing Data to Slave


Figure 25. $1^{2} \mathrm{C}$ —Master Reading Data from Slave


Figure 26. $1^{2} C$ —Combined Write/Read

## I²C INTERFACE DETAIL DESCRIPTION

$\square$
From Master to Slave
From Slave to Master

S = start condition
P = stop condition
A = acknowledge (SDA low)
$\overline{\mathrm{A}}=$ not acknowledge (SDA high)
$\mathrm{AD} 1, \mathrm{AD} 0=\mathrm{I}^{2} \mathrm{C}$ device address bits, must match with the logic states at Pins AD1, AD0
$\mathrm{R} / \overline{\mathrm{W}}=$ read enable bit at logic high; write enable bit at logic low
$\mathrm{CMD} / \overline{\mathrm{REG}}=$ command enable bit at logic high; register access bit at logic low
$\mathrm{EE} / \overline{\mathrm{RDAC}}=\mathrm{EEMEM}$ register at logic high; RDAC register at logic low
$A 4, A 3, A 2, A 1, A 0=$ RDAC/EEMEM register addresses


Figure 27. Single Write Mode


Figure 28. Consecutive Write Mode

Table 6. Addresses for Writing Data Byte Contents to RDAC Registers ( $\mathrm{R} / \overline{\mathrm{W}}=0, \mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=0$ )

| $\boldsymbol{A 4}$ | $\boldsymbol{A 3}$ | $\boldsymbol{A 2}$ | $\boldsymbol{A 1}$ | $\boldsymbol{A 0}$ | RDAC | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | RDAC0 | 6-/8-bit wiper setting (2 MSB of AD5253 are X) |
| 0 | 0 | 0 | 0 | 1 | RDAC1 | 6-/8-bit wiper setting (2 MSB of AD5253 are $X$ ) |
| 0 | 0 | 0 | 1 | 0 | RDAC2 | 6-8-bit wiper setting (2 MSB of AD5253 are X) |
| 0 | 0 | 0 | 1 | 1 | RDAC3 | 6-/8-bit wiper setting (2 MSB of AD5253 are X) |
| 0 | 0 | 1 | 0 | 0 | Reserved |  |
| $:$ | $:$ | $:$ | $:$ | $:$ | $:$ |  |
| $:$ | $:$ | $:$ | $:$ | $:$ | $:$ |  |
| 0 | 1 | 1 | 1 | 1 | Reserved |  |

## AD5253/AD5254

## RDAC/EEMEM Write

Setting the wiper position requires an RDAC write operation. The single write operation is shown in Figure 27, and the consecutive write operation is shown in Figure 28. In the consecutive write operation, if the $\overline{\mathrm{RDAC}}$ is selected and the address starts at 0 , the first data byte goes to RDAC 0 , the second data byte goes to RDAC1, the third data byte goes to RDAC2, and the fourth data byte goes to RDAC3. This operation can be continued for up to eight addresses with four unused addresses; it then loops back to RDAC0. If the address starts at any of the eight valid addresses, N , the data first goes to RDAC_N, RDAC_N +1 , and so on; it loops back to RDAC0 after the eighth address. The RDAC address is shown in Table 6.

While the RDAC wiper setting is controlled by a specific RDAC register, each RDAC register corresponds to a specific EEMEM location, which provides nonvolatile wiper storage functionality. The addresses are shown in Table 7. The single and consecutive write operations also apply to EEMEM write operations.

There are 12 nonvolatile memory locations: EEMEM4 to EEMEM15. Users can store 12 bytes of information, such as memory data for other components, look-up tables, or system identification information.

In a write operation to the EEMEM registers, the device disables the $\mathrm{I}^{2} \mathrm{C}$ interface during the internal write cycle. Acknowledge polling is required to determine the completion of the write cycle. See the EEMEM Write-Acknowledge Polling section.

## RDAC/EEMEM Read

The AD5253/AD5254 provide two different RDAC or EEMEM read operations. For example, Figure 29 shows the method of reading the RDAC0 to RDAC3 contents without specifying the address, assuming Address RDAC0 was already selected in the previous operation. If an RDAC_N address other than RDAC0 was previously selected, readback starts with Address N, followed by $\mathrm{N}+1$, and so on.

Figure 30 illustrates a random RDAC or EEMEM read operation. This operation allows users to specify which RDAC or EEMEM register is read by issuing a dummy write command to change the RDAC address pointer and then proceeding with the RDAC read operation at the new address location.

Table 7. Addresses for Writing (Storing) RDAC Settings and User-Defined Data to EEMEM Registers
$(\mathrm{R} / \overline{\mathrm{W}}=0, \mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1)$

| $\boldsymbol{A 4}$ | $\boldsymbol{A 3}$ | $\boldsymbol{A 2}$ | $\boldsymbol{A 1}$ | $\boldsymbol{A 0}$ | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Store RDAC0 setting to EEMEM0 $^{1}$ |
| 0 | 0 | 0 | 0 | 1 | Store RDAC1 setting to EEMEM1 $^{1}$ |
| 0 | 0 | 0 | 1 | 0 | Store RDAC2 setting to EEMEM2 $^{1}$ |
| 0 | 0 | 0 | 1 | 1 | Store RDAC3 setting to EEMEM3 $^{1}$ |
| 0 | 0 | 1 | 0 | 0 | Store user data to EEMEM4 $^{1}$ |
| 0 | 0 | 1 | 0 | 1 | Store user data to EEMEM5 |
| 0 | 0 | 1 | 1 | 0 | Store user data to EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Store user data to EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Store user data to EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Store user data to EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Store user data to EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Store user data to EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Store user data to EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Store user data to EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Store user data to EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Store user data to EEMEM15 |

Table 8. Addresses for Reading (Restoring) RDAC Settings and User Data from EEMEM
$(\mathrm{R} / \overline{\mathrm{W}}=1, \mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1)$

| $\boldsymbol{A 4}$ | $\boldsymbol{A 3}$ | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Read RDAC0 setting from EEMEM0 |
| 0 | 0 | 0 | 0 | 1 | Read RDAC1 setting from EEMEM1 |
| 0 | 0 | 0 | 1 | 0 | Read RDAC2 setting from EEMEM2 |
| 0 | 0 | 0 | 1 | 1 | Read RDAC3 setting from EEMEM3 |
| 0 | 0 | 1 | 0 | 0 | Read User data from EEMEM4 |
| 0 | 0 | 1 | 0 | 1 | Read user data from EEMEM5 |
| 0 | 0 | 1 | 1 | 0 | Read user data from EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Read user data from EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Read user data from EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Read user data from EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Read user data from EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Read user data from EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Read user data from EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Read user data from EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Read user data from EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Read user data from EEMEM15 |

[^0]$\mathrm{S}=$ start condition
$\mathrm{P}=$ stop condition
A = acknowledge (SDA low)
$\overline{\mathrm{A}}=$ not acknowledge (SDA high)
AD1, $\mathrm{AD} 0=\mathrm{I}^{2} \mathrm{C}$ device address bits, must match with the logic states at Pins AD1, AD0
$\mathrm{R} / \overline{\mathrm{W}}=$ read enable bit at logic high; write enable bit at logic low
$\mathrm{CMD} / \overline{\mathrm{REG}}=$ command enable bit at logic high; register access bit at logic low
$\mathrm{C} 3, \mathrm{C} 2, \mathrm{C} 1, \mathrm{C} 0=$ command bits
$A 2$, $A 1, A 0=$ RDAC/EEMEM register addresses


Figure 29. RDAC Current Read (Restricted to Previously Selected Address Stored in the Register)


Figure 30. RDAC or EEMEM Random Read


Figure 31. RDAC Quick Command Write (Dummy Write)

## AD5253/AD5254

## RDAC/EEMEM Quick Commands

The AD5253/AD5254 feature 12 quick commands that facilitate easy manipulation of RDAC wiper settings and provide RDAC-to-EEMEM storing and restoring functions. The command format is shown in Figure 31, and the command descriptions are shown in Table 9.

When using a quick command, issuing a third byte is not needed, but is allowed. The quick commands reset and store RDAC to EEMEM require acknowledge polling to determine whether the command has finished executing.

## $R_{A B}$ Tolerance Stored in Read-Only Memory

The AD5253/AD5254 feature patented $\mathrm{R}_{A B}$ tolerances storage in the nonvolatile memory. The tolerance of each channel is stored in the memory during the factory production and can be read by users at any time. The knowledge of the stored tolerance, which is the average of $\mathrm{R}_{A B}$ over all codes (see Figure 16), allows users to predict $\mathrm{R}_{A B}$ accurately. This feature is valuable for precision, rheostat mode, and open-loop applications, in which knowledge of absolute resistance is critical.

The stored tolerances reside in the read-only memory and are expressed as percentages. Each tolerance is 16 bits long and is stored in two memory locations (see Table 10). The tolerance data is expressed in sign magnitude binary format stored in two bytes; an example is shown in Figure 32 . For the first byte in Register N, the MSB is designated for the sign ( $0=+$ and $1=-$ ) and the 7 LSB is designated for the integer portion of the tolerance. For the second byte in Register $\mathrm{N}+1$, all eight data
bits are designated for the decimal portion of tolerance. As shown in Table 10 and Figure 32, for example, if the rated $R_{A B}$ is $10 \mathrm{k} \Omega$ and the data readback from Address 11000 shows 0001 1100 and Address 11001 shows 0000 1111, then RDAC0 tolerance can be calculated as

MSB: $0=+$
Next 7 MSB: $0011100=28$
8 LSB: $00001111=15 \times 2^{-8}=0.06$
Tolerance $=28.06 \%$ and, therefore,
$\mathrm{R}_{\text {AB_ACtuAL }}=12.806 \mathrm{k} \Omega$

## EEMEM Write-Acknowledge Polling

After each write operation to the EEMEM registers, an internal write cycle begins. The $\mathrm{I}^{2} \mathrm{C}$ interface of the device is disabled. To determine if the internal write cycle is complete and the $\mathrm{I}^{2} \mathrm{C}$ interface is enabled, interface polling can be executed. $\mathrm{I}^{2} \mathrm{C}$ interface polling can be conducted by sending a start condition followed by the slave address and the write bit. If the $I^{2} \mathrm{C}$ interface responds with an ACK, the write cycle is complete and the interface is ready to proceed with further operations. Otherwise, $\mathrm{I}^{2} \mathrm{C}$ interface polling can be repeated until it succeeds.
Command 2 and Command 7 also require acknowledge polling.

## EEMEM Write Protection

Setting the $\overline{\mathrm{WP}}$ pin to logic low after EEMEM programming protects the memory and RDAC registers from future write operations. In this mode, the EEMEM and RDAC read operations function as normal.

Table 9. RDAC-to-EEMEM Interface and RDAC Operation Quick Command Bits (CMD/ $\overline{\text { REG }}=1$, A2 $=0$ )

| C3 | C2 | C1 | C0 | Command Description |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | NOP |
| 0 | 0 | 0 | 1 | Restore EEMEM ( $\mathrm{A} 1, \mathrm{~A} 0)$ to RDAC ( $\mathrm{A} 1, \mathrm{~A} 0)^{1}$ |
| 0 | 0 | 1 | 0 | Store RDAC (A1, A0) to EEMEM (A1, A0) |
| 0 | 0 | 1 | 1 | Decrement RDAC (A1, A0) 6 dB |
| 0 | 1 | 0 | 0 | Decrement all RDACs 6 dB |
| 0 | 1 | 0 | 1 | Decrement RDAC (A1, A0) one step |
| 0 | 1 | 1 | 0 | Decrement all RDACs one step |
| 0 | 1 | 1 | 1 | Reset: restore EEMEMs to all RDACs |
| 1 | 0 | 0 | 0 | Increment RDACs (A1, A0) 6 dB |
| 1 | 0 | 0 | 1 | Increment all RDACs 6 dB |
| 1 | 0 | 1 | 0 | Increment RDACs (A1, A0) one step |
| 1 | 0 | 1 | 1 | Increment all RDACs one step |
| 1 | 1 | 0 | 0 | Reserved |
| : | : | . | : | : |
| . | : | : | : | : |
| 1 | 1 | 1 | 1 | Reserved |

[^1]Table 10. Address Table for Reading Tolerance (CMD $/ \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1, \mathrm{~A} 4=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 | 0 | 0 | Sign and 7-bit integer values of RDAC0 tolerance (read only) |
| 1 | 1 | 0 | 0 | 1 | 8-bit decimal value of RDAC0 tolerance (read only) |
| 1 | 1 | 0 | 1 | 0 | Sign and 7-bit integer values of RDAC1 tolerance (read only) |
| 1 | 1 | 0 | 1 | 1 | 8-bit decimal value of RDAC1 tolerance (read only) |
| 1 | 1 | 1 | 0 | 0 | Sign and 7-bit integer values of RDAC2 tolerance (read only) |
| 1 | 1 | 1 | 0 | 1 | 8-bit decimal value of RDAC2 tolerance (read only) |
| 1 | 1 | 1 | 1 | 0 | Sign and 7-bit integer values of RDAC3 tolerance (read only) |
| 1 | 1 | 1 | 1 | 1 | 8-bit decimal value of RDAC3 tolerance (read only) |



Figure 32. Format of Stored Tolerance in Sign Magnitude Format with Bit Position Descriptions (Unit is Percent, Only Data Bytes Are Shown)

## AD5253/AD5254

## I ${ }^{2}$ C-COMPATIBLE 2-WIRE SERIAL BUS



Figure 34. General ${ }^{2}$ ² Read Pattern

The first byte of the AD5253/AD5254 is a slave address byte (see Figure 33 and Figure 34). It has a 7 -bit slave address and an $\mathrm{R} / \overline{\mathrm{W}}$ bit. The 5 MSB of the slave address is 01011 , and the next 2 LSB is determined by the states of the AD1 and AD0 pins. $\mathrm{AD1}$ and AD 0 allow the user to place up to four AD5253/AD5254 devices on one bus.

AD5253/AD5254 can be controlled via an I ${ }^{2} \mathrm{C}$-compatible serial bus and are connected to this bus as slave devices. The 2-wire $I^{2} \mathrm{C}$ serial bus protocol (see Figure 33 and Figure 34) follows:

1. The master initiates a data transfer by establishing a start condition, such that SDA goes from high to low while SCL is high (see Figure 33). The following byte is the slave address byte, which consists of the 5 MSB of a slave address defined as 01011 . The next two bits are AD 1 and $\mathrm{AD} 0, \mathrm{I}^{2} \mathrm{C}$ device address bits. Depending on the states of their AD1 and AD0 bits, four AD5253/AD5254 devices can be addressed on the same bus. The last LSB, the R/W bit, determines whether data is read from or written to the slave device.

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is called an acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register.
2. In the write mode (except when restoring EEMEM to the RDAC register), there is an instruction byte that follows the slave address byte. The MSB of the instruction byte is labeled CMD/ $\overline{\mathrm{REG}}$. MSB $=1$ enables CMD, the command instruction byte; MSB $=0$ enables general register writing. The third MSB in the instruction byte, labeled EE/ $\overline{\mathrm{RDAC}}$, is true when MSB $=0$ or when the device is in general writing mode. EE enables the EEMEM register, and REG
enables the RDAC register. The $5 \mathrm{LSB}, \mathrm{A} 4$ to A0, designates the addresses of the EEMEM and RDAC registers (see Figure 27 and Figure 28). When MSB $=1$ or when the device is in CMD mode, the four bits following the MSB are C 3 to C 1 , which correspond to 12 predefined EEMEM controls and quick commands; there are also four factoryreserved commands. The 3 LSB-A2, A1, and A0-are 4channel RDAC addresses (see Figure 31). After acknowledging the instruction byte, the last byte in the write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 33).
3. In current read mode, the RDAC0 data byte immediately follows the acknowledgment of the slave address byte. After an acknowledgement, RDAC1 follows, then RDAC2, and so on. (There is a slight difference in write mode, where the last eight data bits representing RDAC3 data are followed by a no acknowledge bit.) Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 34). Another reading method, random read method, is shown in Figure 30.
4. When all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line that occurs while SCL is high. In write mode, the master pulls the SDA line high during the $10^{\text {th }}$ clock pulse to establish a stop condition (see Figure 33). In read mode, the master issues a no acknowledge for the ninth clock pulse, that is, the SDA line remains high. The master brings the SDA line low before the $10^{\text {th }}$ clock pulse and then brings the SDA line high to establish a stop condition (see Figure 34).

## THEORY OF OPERATION

The AD5253/AD5254 are quad-channel digital potentiometers in $1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, or $100 \mathrm{k} \Omega$ that allow $64 / 256$ linear resistance step adjustments. The AD5253/AD5254 employ doublegate CMOS EEPROM technology, which allows resistance settings and user-defined data to be stored in the EEMEM registers. The EEMEM is nonvolatile, such that settings remain when power is removed. The RDAC wiper settings are restored from the nonvolatile memory settings during device power-up and can also be restored at any time during operation.

The AD5253/AD5254 resistor wiper positions are determined by the RDAC register contents. The RDAC register acts like a scratch-pad register, allowing unlimited changes of resistance settings. RDAC register contents can be changed using the device's serial $\mathrm{I}^{2} \mathrm{C}$ interface. The format of the data-words and the commands to program the RDAC registers are discussed in the $I^{2} \mathrm{C}$ Interface section.

The four RDAC registers have corresponding EEMEM memory locations that provide nonvolatile storage of resistor wiper position settings. The AD5253/AD5254 provide commands to store the RDAC register contents to their respective EEMEM memory locations. During subsequent power-on sequences, the RDAC registers are automatically loaded with the stored value.

Whenever the EEMEM write operation is enabled, the device activates the internal charge pump and raises the EEMEM cell gate bias voltage to a high level; this essentially erases the current content in the EEMEM register and allows subsequent storage of the new content. Saving data to an EEMEM register consumes about 35 mA of current and lasts approximately 26 ms . Because of charge-pump operation, all RDAC channels may experience noise coupling during the EEMEM writing operation.

The EEMEM restore time in power-up or during operation is about $300 \mu \mathrm{~s}$. Note that the power-up EEMEM refresh time depends on how fast $V_{\text {DD }}$ reaches its final value. As a result, any supply voltage decoupling capacitors limit the EEMEM restore time during power-up. For example, Figure 20 shows the power-up profile of the $V_{D D}$ where there is no decoupling capacitors and the applied power is a digital signal. The device initially resets the RDACs to midscale before restoring the EEMEM contents. The omission of the decoupling capacitors should only be considered when the fast restoring time is absolutely needed in the application. In addition, users should issue a NOP Command 0 immediately after using Command 1 to restore the EEMEM setting to RDAC, thereby minimizing supply current dissipation. Reading user data directly from EEMEM does not require a similar NOP command execution.

In addition to the movement of data between RDAC and EEMEM registers, the AD5253/AD5254 provide other shortcut commands that facilitate programming, as shown in Table 11.

Table 11. Quick Commands

| Command | Description |
| :--- | :--- |
| 0 | NOP. |
| 1 | Restore EEMEM content to RDAC. User should <br> issue NOP immediately after this command to <br> conserve power. |
| 2 | Store RDAC register setting to EEMEM. |
| 3 | Decrement RDAC 6 dB (shift data bits right). |
| 4 | Decrement all RDACs 6 dB (shift all data bits right). |
| 5 | Decrement RDAC one step. |
| 6 | Decrement all RDACs one step. |
| 7 | Reset EEMEM contents to all RDACs. |
| 8 | Increment RDAC 6 dB (shift data bits left). |
| 9 | Increment all RDACs 6 dB (shift all data bits left). |
| 10 | Increment RDAC one step. |
| 11 | Increment all RDACs one step. |
| 12 to 15 | Reserved. |

## LINEAR INCREMENT/DECREMENT COMMANDS

The increment and decrement commands (10, 11, 5, and 6) are useful for linear step-adjustment applications. These commands simplify microcontroller software coding by allowing the controller to send just an increment or decrement command to the AD5253/AD5254. The adjustments can be directed to a single RDAC or to all four RDACs.

## $\pm 6 \mathrm{~dB}$ ADJUSTMENTS (DOUBLING/HALVING WIPER SETTING)

The AD5253/AD5254 accommodate $\pm 6 \mathrm{~dB}$ adjustments of the RDAC wiper positions by shifting the register contents to left/ right for increment/decrement operations, respectively. Command 3, Command 4, Command 8, and Command 9 can be used to increment or decrement the wiper positions in 6 dB steps synchronously or asynchronously.

Incrementing the wiper position by +6 dB essentially doubles the RDAC register value, whereas decrementing the wiper position by -6 dB halves the register content. Internally, the AD5253/AD5254 use shift registers to shift the bits left and right to achieve a $\pm 6 \mathrm{~dB}$ increment or decrement. The maximum number of adjustments is nine and eight steps for incrementing from zero scale and decrementing from full scale, respectively. These functions are useful for various audio/video level adjustments, especially for white LED brightness settings in which human visual responses are more sensitive to large adjustments than to small adjustments.

## AD5253/AD5254

## DIGITAL INPUT/OUTPUT CONFIGURATION

SDA is a digital input/output with an open-drain MOSFET that requires a pull-up resistor for proper communication. On the other hand, SCL and $\overline{\mathrm{WP}}$ are digital inputs for which pull-up resistors are recommended to minimize the MOSFET crossconduction current when the driving signals are lower than $\mathrm{V}_{\mathrm{DD}}$. SCL and $\overline{\mathrm{WP}}$ have ESD protection diodes, as shown in Figure 35 and Figure 36.
$\overline{\mathrm{WP}}$ can be permanently tied to $\mathrm{V}_{\mathrm{DD}}$ without a pull-up resistor if the write-protect feature is not used. If $\overline{\mathrm{WP}}$ is left floating, an internal current source pulls it low to enable write protection. In applications in which the device is programmed infrequently, this allows the part to default to write-protection mode after any one-time factory programming or field calibration without using an on-board pull-down resistor. Because there are protection diodes on all inputs, the signal levels must not be greater than $V_{D D}$ to prevent forward biasing of the diodes.


Figure 35. SCL Digital Input


Figure 36. Equivalent $\overline{W P}$ Digital Input

## MULTIPLE DEVICES ON ONE BUS

The AD5253/AD5254 are equipped with two addressing pins, AD1 and AD0, that allow up to four AD5253/AD5254 devices to be operated on one $I^{2} \mathrm{C}$ bus. To achieve this result, the states of AD1 and AD0 on each device must first be defined. An example is shown in Table 12 and Figure 37. In $\mathrm{I}^{2} \mathrm{C}$ programming, each device is issued a different slave address-01011(AD1)(AD0)to complete the addressing.

Table 12. Multiple Devices Addressing

| AD1 | AD0 | Device Addressed |
| :--- | :--- | :--- |
| 0 | 0 | U1 |
| 0 | 1 | U2 |
| 1 | 0 | U3 |
| 1 | 1 | U4 |



Figure 37. Multiple AD5253/AD5254 Devices on a Single Bus

In wireless base station smart-antenna systems that require arrays of digital potentiometers to bias the power amplifiers, large numbers of AD5253/AD5254 devices can be addressed by using extra decoders, switches, and I/O buses, as shown in Figure 38. For example, to communicate to a total of 16 devices, four decoders and 16 sets of combinational switches (four sets shown in Figure 38) are needed. Two I/O buses serve as the common inputs of the four $2 \times 4$ decoders and select four sets of outputs at each combination. Because the four sets of combination switch outputs are unique, as shown in Figure 38, a specific device is addressed by properly programming the $\mathrm{I}^{2} \mathrm{C}$ with the slave address defined as 01011 (AD1)(AD0). This operation allows one of 16 devices to be addressed, provided that the inputs of the two decoders do not change states. The inputs of the decoders are allowed to change once the operation of the specified device is completed.


Figure 38. Four Devices with AD1 and ADO of 00

## TERMINAL VOLTAGE OPERATION RANGE

The AD5253/AD5254 are designed with internal ESD diodes for protection; these diodes also set the boundaries for the terminal operating voltages. Positive signals present on Terminal A, Terminal B, or Terminal W that exceed VDD are clamped by the forward-biased diode. Similarly, negative signals on Terminal A, Terminal B, or Terminal W that are more negative than $V_{s s}$ are also clamped (see Figure 39). In practice, users should not operate $V_{A B}, V_{W A}$, and $V_{\text {wB }}$ to be higher than the voltage across $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{ss}}$, but $\mathrm{V}_{\mathrm{AB}}, \mathrm{V}_{\mathrm{WA}}$, and $\mathrm{V}_{\mathrm{WB}}$ have no polarity constraint.


Figure 39. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$

## POWER-UP AND POWER-DOWN SEQUENCES

Because the ESD protection diodes limit the voltage compliance at Terminal A, Terminal B, and Terminal W (Figure 39), it is important to power $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {ss }}$ before applying any voltage to these terminals. Otherwise, the diodes are forward biased such that $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ are powered unintentionally and may affect the user's circuit. Similarly, $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ should be powered down last. The ideal power-up sequence is in the following order: GND, $V_{D D}, V_{S S}$, digital inputs, and $V_{A} / V_{B} / V_{W}$. The order of powering $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$, and the digital inputs is not important, as long as they are powered after $V_{D D} / V_{s s}$.

## LAYOUT AND POWER SUPPLY BIASING

It is always a good practice to employ a compact, minimum lead-length layout design. The leads to the input should be as direct as possible, with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors. Low equivalent series resistance (ESR) $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should be applied at the supplies to minimize any transient disturbance and filter low frequency ripple. Figure 40 illustrates the basic supply-bypassing configuration for the AD5253/AD5254.


Figure 40. Power Supply-Bypassing Configuration
The ground pin of the AD5253/AD5254 is used primarily as a digital ground reference. To minimize the digital ground bounce, the AD5253/AD5254 ground terminal should be joined remotely to the common ground (see Figure 40).

## AD5253/AD5254

## DIGITAL POTENTIOMETER OPERATION

The structure of the RDAC is designed to emulate the performance of a mechanical potentiometer. The RDAC contains a string of resistor segments with an array of analog switches that act as the wiper connection to the resistor array. The number of points is the resolution of the device. For example, the AD5253/AD5254 emulate 64/256 connection points with 64/256 equal resistance, Rs, allowing them to provide better than $1.5 \% / 0.4 \%$ resolution.

Figure 41 provides an equivalent diagram of the connections between the three terminals that make up one channel of the RDAC. Switches $S W_{A}$ and $S_{B}$ are always on, but only one of switches $\operatorname{SW}(0)$ to $\operatorname{SW}\left(2^{\mathrm{N}-1}\right)$ can be on at a time (determined by the setting decoded from the data bit). Because the switches are nonideal, there is a $75 \Omega$ wiper resistance, $\mathrm{R}_{\mathrm{w}}$. Wiper resistance is a function of supply voltage and temperature: Lower supply voltages and higher temperatures result in higher wiper resistances. Consideration of wiper resistance dynamics is important in applications in which accurate prediction of output resistance is required.


Figure 41. Equivalent RDAC Structure

## PROGRAMMABLE RHEOSTAT OPERATION

If either the W-to-B or W-to-A terminal is used as a variable resistor, the unused terminal can be opened or shorted with W; such operation is called rheostat mode (see Figure 42). The resistance tolerance can range $\pm 20 \%$.


B


B


B
03824-0-042

Figure 42. Rheostat Mode Configuration
The nominal resistance of the AD5253/AD5254 has 64/256 contact points accessed by the wiper terminal, plus the $B$ terminal contact. The 6-/8-bit data-word in the RDAC register is decoded to select one of the $64 / 256$ settings. The wiper's first connection starts at the B terminal for Data 0x00. This B terminal connection has a wiper contact resistance, $\mathrm{R}_{\mathrm{w}}$, of $75 \Omega$, regardless of the nominal resistance. The second connection (the AD5253 $10 \mathrm{k} \Omega$ part) is the first tap point where $R_{w B}=231 \Omega$ $\left(\mathrm{R}_{\mathrm{WB}}=\mathrm{R}_{A B} / 64+\mathrm{R}_{\mathrm{W}}=156 \Omega+75 \Omega\right.$ ) for Data $0 \times 01$, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $\mathrm{R}_{\mathrm{WB}}=9893 \Omega$. See Figure 41 for a simplified diagram of the equivalent RDAC circuit.

The general equation that determines the digitally programmed output resistance between $W$ and $B$ is

$$
\begin{align*}
& \text { AD5253: } \mathrm{RWB}(\mathrm{D})=(\mathrm{D} / 64) \times \mathrm{RAB}+75 \Omega  \tag{1}\\
& \mathrm{AD} 5254: \mathrm{RWB}(\mathrm{D})=(\mathrm{D} / 256) \times \mathrm{RAB}+75 \Omega \tag{2}
\end{align*}
$$

where:
$D$ is the decimal equivalent of the data contained in the RDAC latch.
$R_{A B}$ is the nominal end-to-end resistance.


Figure 43. AD5253 Rwa $(D)$ and $R_{w b}(D)$ vs. Decimal Code
Since the digital potentiometer is not ideal, a $75 \Omega$ finite wiper resistance is present that can easily be seen when the device is programmed at zero scale. Because of the fine geometric and interconnects employed by the device, care should be taken to limit the current conduction between W and B to no more than $\pm 5 \mathrm{~mA}$ continuous for a total resistance of $1 \mathrm{k} \Omega$ or a pulse of $\pm 20 \mathrm{~mA}$ to avoid degradation or possible destruction of the device. The maximum dc current for AD5253 and AD5254 are shown in Figure 21 and Figure 22, respectively.

Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A also produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, the B terminal can be opened. The Rwa starts at a maximum value and decreases as the data loaded into the latch increases in value (see Figure 43. The general equation for this operation is

$$
\begin{align*}
& \text { AD5253: } \mathrm{RWA}(\mathrm{D})=[(64-\mathrm{D}) / 64] \times \mathrm{RAB}+75 \Omega  \tag{3}\\
& \text { AD5254: } \mathrm{RWA}(\mathrm{D})=[(256-\mathrm{D}) / 256] \times \mathrm{RAB}+75 \Omega \tag{4}
\end{align*}
$$

The typical distribution of $\mathrm{R}_{\mathrm{AB}}$ from channel-to-channel matches is about $\pm 0.15 \%$ within a given device. On the other hand, device-to-device matching is process-lot dependent with a $\pm 20 \%$ tolerance.

## PROGRAMMABLE POTENTIOMETER OPERATION

If all three terminals are used, the operation is called potentiometer mode (see Figure 44); the most common configuration is the voltage divider operation.


Figure 44. Potentiometer Mode Configuration
If the wiper resistance is ignored, the transfer function is simply

$$
\begin{align*}
& \text { AD5253: } \quad V_{W}=\frac{D}{64} \times V_{A B}+V_{B}  \tag{5}\\
& \text { AD5254: }  \tag{6}\\
& V_{W}=\frac{D}{256} \times V_{A B}+V_{B}
\end{align*}
$$

A more accurate calculation that includes the wiper resistance effect is

$$
\begin{equation*}
V_{W}(D)=\frac{\frac{D}{2^{N}} R_{A B}+R_{W}}{R_{A B}+2 R_{W}} V_{A} \tag{7}
\end{equation*}
$$

where $2^{N}$ is the number of steps.
Unlike in rheostat mode operation, where the tolerance is high, potentiometer mode operation yields an almost ratiometric function of $\mathrm{D} / 2^{\mathrm{N}}$ with a relatively small error contributed by the $\mathrm{R}_{\mathrm{w}}$ terms. Therefore, the tolerance effect is almost cancelled. Similarly, the ratiometric adjustment also reduces the temperature coefficient effect to $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, except at low value codes where Rw dominates.

Potentiometer mode operations include other applications such as op amp input, feedback-resistor networks, and other voltagescaling applications. The A, W, and B terminals can, in fact, be input or output terminals, provided that $\left|\mathrm{V}_{\mathrm{A}}\right|,\left|\mathrm{V}_{\mathrm{W}}\right|$, and $\left|\mathrm{V}_{\mathrm{B}}\right|$ do not exceed $V_{\text {DD }}$ to $V_{\text {ss. }}$

## APPLICATIONS

## RGB LED BACKLIGHT CONTROLLER FOR LCD PANELS

Because high power ( $>1$ W) RGB LEDs offer superior color quality compared with cold cathode florescent lamps (CCFLs) as backlighting sources, it is likely that high-end LCD panels will employ RGB LEDs as backlight in the near future. Unlike conventional LEDs, high power LEDs have a forward voltage of 2 V to 4 V and consume more than 350 mA at maximum brightness. The LED brightness is a linear function of the conduction current, but not of the forward voltage. To increase the brightness of a given color, multiple LEDs can be connected in series, rather than in parallel, to achieve uniform brightness. For example, three red LEDs configured in series require an average of 6 V to 12 V headroom, but the circuit operation requires current control. As a result, Figure 45 shows the implementation of one high power RGB LED controller using a AD5254, a boost regulator, an op amp, and power MOSFETs.

The ADP1610 (U2 in Figure 45) is an adjustable boost regulator with its output adjusted by the AD5254's RDAC3. Such an output should be set high enough for proper operation but low enough to conserve power. The ADP1610's 1.2 V band gap reference is buffered to provide the reference level for the voltage dividers set by the AD5254's RDAC0 to RDAC2 and Resistor R2 to Resistor R4. For example, by adjusting the AD5254's RDAC0, the desirable voltage appears across the sense resistors, $\mathrm{R}_{\mathrm{R}}$. If U2's output is set properly, op amp U3A and power MOSFET N1 do whatever is necessary to regulate the current of the loop. As a result, the current through the sense resistor and the red LEDs is

$$
\begin{equation*}
I_{R}=\frac{V_{R R}}{R_{R}} \tag{8}
\end{equation*}
$$

R8 is needed to prevent oscillation.
In addition to the 256 levels of adjustable current/brightness, users can also apply a PWM signal at U3's $\overline{\mathrm{SD}}$ pin to achieve finer brightness resolution or better power efficiency.


## AD5253/AD5254

## OUTLINE DIMENSIONS



Figure 46. 20-Lead Thin Shrink Small Outline Package [TSSOP] ( $R U-20$ )
Dimensions shown in millimeters

ORDERING GUIDE

| Model ${ }^{1}$ | Step | $\mathrm{R}_{\text {AB }}(\mathrm{k} \Omega$ ) | Temperature Range $\left({ }^{\circ} \mathrm{C}\right)$ | Package Description | Package Option | Ordering Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5253BRU1 | 64 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRU1-RL7 | 64 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRUZ1 ${ }^{2}$ | 64 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRUZ1-RL7 ${ }^{2}$ | 64 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRU10 | 64 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRU10-RL7 | 64 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRUZ10 ${ }^{2}$ | 64 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRUZ10-RL7 ${ }^{2}$ | 64 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRU50 | 64 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRU50-RL7 | 64 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRUZ50 ${ }^{2}$ | 64 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRUZ50-RL7 ${ }^{2}$ | 64 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRU100 | 64 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRU100-RL7 | 64 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253BRUZ100 ${ }^{2}$ | 64 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5253BRUZ100-RL7 ${ }^{2}$ | 64 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5253EVAL | 64 | 10 |  | Evaluation Board |  | 1 |
| AD5254BRU1 | 256 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRU1-RL7 | 256 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRUZ1 ${ }^{2}$ | 256 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRUZ1-RL7 ${ }^{2}$ | 256 | 1 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRU10 | 256 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRU10-RL7 | 256 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRUZ10 ${ }^{2}$ | 256 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRUZ10-RL7 ${ }^{2}$ | 256 | 10 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRU50 | 256 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRU50-RL7 | 256 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRUZ50 ${ }^{2}$ | 256 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRUZ50-RL7 ${ }^{2}$ | 256 | 50 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRU100 | 256 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRU100-RL7 | 256 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254BRUZ100 ${ }^{2}$ | 256 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 75 |
| AD5254BRUZ100-RL7 ${ }^{2}$ | 256 | 100 | -40 to +85 | 20-Lead TSSOP | RU-20 | 1,000 |
| AD5254EVAL | 256 | 10 |  | Evaluation Board |  | 1 |

${ }^{1}$ In the package marking, Line 1 shows the part number. Line 2 shows the branding information, such that $\mathrm{B} 1=1 \mathrm{k} \Omega, \mathrm{B} 10=10 \mathrm{k} \Omega$, and so on. There is also a
"\#" marking for the Pb-free part. Line 3 shows the date code in YYWW.
${ }^{2} Z=P b-$ free part.

## AD5253/AD5254

NOTES
$\square_{\text {A0523acos54 }}$

NOTES

## AD5253/AD5254

## NOTES

Purchase of licensed $I^{2} C$ components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips $I^{2} C$ Patent Rights to use these components in an $I^{2} C$ system, provided that the system conforms to the $I^{2} C$ Standard Specification as defined by Philips.


[^0]:    ${ }^{1}$ Users can store any of the 64 RDAC settings for AD5253 or any of the 256 RDAC settings for the AD5254 directly to the EEMEM. This is not limited to current RDAC wiper setting.

[^1]:    ${ }^{1}$ This command leaves the device in the EEMEM read power state, which consumes power. Issue the NOP command to return the device to its idle state.

